![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 246](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106246.webp)
246
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
HSLVDCI (High-Speed Low Voltage Digitally Controlled Impedance)
The HSLVDCI standard is intended for bidirectional use. The driver is identical to LVDCI,
while the input is identical to HSTL and SSTL. By using a V
REF
-referenced input,
HSLVDCI allows greater input sensitivity at the receiver than when using a single-ended
LVCMOS-type receiver.
A sample circuit illustrating bidirectional termination techniques for an HSLVDCI
controlled impedance driver is shown in
. The DCI I/O standards supporting a
controlled impedance driver with a V
REF
referenced input are: HSLVDCI_15,
HSLVDCI_18, HSLVDCI_25, and HSLVDCI_33.
For output DC voltage specifications, refer to the LVDCI V
OH
and V
OL
entries in
“LVCMOS, LVDCI, and LVDCI_DV2 DC Voltage Specifications at Various Voltage
References.”
lists the input DC voltage specifications when using HSLVDCI.
Valid values of V
CCO
are 1.5V, 1.8V, 2.5V, and 3.3V. Select V
REF
to provide the optimum
noise margin in specific use conditions.
X-Ref Target - Figure 6-35
Figure 6-35:
HSLVDCI Controlled Impedance Driver with Bidirectional Termination
Table 6-10:
HSLVDCI Input DC Voltage Specifications
Standard
Min
Typ
Max
V
REF
–
V
CCO
/2
–
V
IH
V
REF
+ 0.1
–
–
V
IL
–
–
V
REF
– 0.1
Z0
IOB
HSLVDCI
ug190_6_33_022806
R0 = RVRN = RVRP = Z0
R0 = RVRN = RVRP = Z0
HSLVDCI
IOB
V
REF
= V
CCO
/2
+
–
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...