Virtex-5 FPGA User Guide
193
UG190 (v5.0) June 19, 2009
CLB Overview
X-Ref Target - Figure 5-19
Figure 5-19:
96-bit Shift Register Configuration
UG190_c5_19_020909
DI1
S
HIFTIN (D)
A[6:0]
CLK
WE
AX (A5)
(CLK)
(WE/CE)
5
S
RL
3
2
A[6:2]
CLK
WE
O6
MC
3
1
MC
3
1
DI1
5
S
RL
3
2
A[6:2]
CLK
WE
O6
F7BMUX
Not U
s
ed
F
8
MUX
Regi
s
tered
O
u
tp
u
t
O
u
tp
u
t (Q)
(Option
a
l)
D Q
(BQ)
(BMUX)
DI1
5
S
RL
3
2
A[6:2]
CLK
WE
O6
F7AMUX
CX (A5)
BX (A6)
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...