![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 234](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106234.webp)
234
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
OBUFT
The generic 3-state output buffer OBUFT, shown in
, typically implements
3-state outputs or bidirectional I/O.
IOBUF
The IOBUF primitive is needed when bidirectional signals require both an input buffer and
a 3-state output buffer with an active High 3-state pin.
shows a generic Virtex-5
FPGA IOBUF.
IBUFDS and IBUFGDS
The usage and rules corresponding to the differential primitives are similar to the single-
ended SelectIO primitives. Differential SelectIO primitives have two pins to and from the
device pads to show the P and N channel pins in a differential pair. N channel pins have a
“B” suffix.
shows the differential input buffer primitive
X-Ref Target - Figure 6-20
Figure 6-20:
3-State Output Buffer (OBUFT) Primitive
ug190_6_18_022806
OBUFT
O (Output)
to device pad
I (Input)
From FPGA
T
3-state input
X-Ref Target - Figure 6-21
Figure 6-21:
Input/Output Buffer (IOBUF) Primitive
ug190_6_19_022806
IOBUF
I/O
to/from device pad
I (Input)
from FPGA
O (Output)
to FPGA
T
3-state input
X-Ref Target - Figure 6-22
Figure 6-22:
Differential Input Buffer Primitive (IBUFDS/IBUFGDS)
ug190_6_20_022806
+
–
I
IB
O
IBUFDS/IBUFGDS
Inputs from
device pads
Output to
FPGA
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...