346
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 7:
SelectIO Logic Resources
The SAME_EDGE mode is the same as for the Virtex-4 architecture. This mode allows
designers to present both data inputs to the ODDR primitive on the rising-edge of the
ODDR clock, saving CLB and clock resources, and increasing performance. This mode is
implemented using the DDR_CLK_EDGE attribute. It is supported for 3-state control as
well. The following sections describe each of the modes in detail.
OPPOSITE_EDGE Mode
In OPPOSITE_EDGE mode, both the edges of the clock (CLK) are used to capture the data
from the FPGA fabric at twice the throughput. This structure is similar to the Virtex-II
Virtex-II Pro, and Virtex-4 FPGA implementation. Both outputs are presented to the data
input or 3-state control input of the IOB. The timing diagram of the output DDR using the
OPPOSITE_EDGE mode is shown in
SAME_EDGE Mode
In SAME_EDGE mode, data can be presented to the IOB on the same clock edge.
Presenting the data to the IOB on the same clock edge avoids setup time violations and
allows the user to perform higher DDR frequency with minimal register to register delay,
as opposed to using the CLB registers.
shows the timing diagram of the output
DDR using the SAME_EDGE mode.
X-Ref Target - Figure 7-23
Figure 7-23:
Output DDR Timing in OPPOSITE_EDGE Mode
ug190_7_18_041206
CLK
OCE
OQ
D1
D2
D1A
D2A
D1B
D1A
D1B
D1C
D1D
D2A
D2B
D2C
D2D
D2B D1C D2C D1D
X-Ref Target - Figure 7-24
Figure 7-24:
Output DDR Timing in SAME_EDGE Mode
ug190_7_19_041206
CLK
OCE
OQ
D1
D2
D1A
D2A
D1B
D1A
D1B
D1C
D1D
D2A
D2B
D2C
D2D
D2B D1C D2C D1D
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...