Virtex-5 FPGA User Guide
189
UG190 (v5.0) June 19, 2009
CLB Overview
Distributed RAM configurations greater than the provided examples require more than
one SLICEM. There are no direct connections between slices to form larger distributed
RAM configurations within a CLB or between slices.
X-Ref Target - Figure 5-14
Figure 5-14:
Distributed RAM (RAM256X1S)
UG190_5_14_
050506
DI1
D
A[7:0]
WCLK
WE
(CLK)
(WE/CE)
6
8
SPRAM64
RAM256X1S
A[6:1]
WA[8:1]
CLK
WE
O6
DI1
6
8
SPRAM64
A[6:1]
WA[8:1]
CLK
WE
O6
F7BMUX
F8MUX
Registered
Output
Output
(Optional)
D Q
O
DI1
6
8
SPRAM64
A[6:1]
WA[8:1]
CLK
WE
O6
DI1
6
8
SPRAM64
A[6:1]
WA[8:1]
CLK
WE
O6
F7AMUX
A6 (CX)
A6 (AX)
A7 (BX)
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...