Virtex-5 FPGA User Guide
257
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
shows a sample circuit illustrating a valid termination technique for
differential HSTL Class II (1.5V) with unidirectional DCI termination.
shows a sample circuit illustrating a valid termination technique for
differential HSTL Class II (1.5V) with bidirectional termination.
X-Ref Target - Figure 6-46
Figure 6-46:
Differential HSTL (1.5V) Class II DCI Unidirectional Termination
ug190_6_44_020306
IOB
DIFF_HSTL_II_DCI
DIFF_HSTL_II_DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
DCI
DIFF_HSTL_II_DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
IOB
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
CCO
= 1.5V
Z0
Z0
X-Ref Target - Figure 6-47
Figure 6-47:
Differential HSTL (1.5V) Class II Bidirectional Termination
Z0
IOB
IOB
DIFF_HSTL_II
DIFF_HSTL_II
+
–
External Termination
V
TT
= 0.75V
50
Ω
DIFF_HSTL_II
ug190_6_45_020306
Z0
DIFF_HSTL_II
DIFF_HSTL_II
DIFF_HSTL_II
+
–
V
TT
= 0.75V
50
Ω
V
TT
= 0.75V
50
Ω
V
TT
= 0.75V
50
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...