260
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
HSTL Class IV
shows a sample circuit illustrating a valid unidirectional termination technique
for HSTL Class IV.
X-Ref Target - Figure 6-50
Figure 6-50:
HSTL Class IV Unidirectional Termination
Z0
IOB
IOB
HSTL_IV
HSTL_IV
ug190_6_48_030306
V
TT
= 1.5V
RP = Z0 = 50
Ω
V
TT
= 1.5V
RP = Z0 = 50
Ω
Z0
IOB
IOB
HSTL_IV_DCI
HSTL_IV_DCI
V
CCO
= 1.5V
R
VRP
= Z0= 50
Ω
V
REF
= 0.9V
+
–
V
REF
= 0.9V
+
–
External Termination
DCI
V
CCO
= 1.5V
R
VRP
= Z0= 50
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...