Virtex-5 FPGA User Guide
279
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
SSTL2 Class II (2.5V)
shows a sample circuit illustrating a valid unidirectional termination technique
for SSTL2 Class II.
X-Ref Target - Figure 6-70
Figure 6-70:
SSTL2 Class II with Unidirectional Termination
Z0
IOB
IOB
SSTL2_II
SSTL2_II
ug190_6_66_030506
V
TT
= 1.25V
RP = Z0 = 50
Ω
V
TT
= 1.25V
RP = Z0 = 50
Ω
Z0
IOB
IOB
SSTL2_II_DCI
SSTL2_II_DCI
V
CCO
= 2.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 1.25V
+
–
V
REF
= 1.25V
+
–
External Termination
DCI
V
CCO
= 2.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
R0 = 25
Ω
25
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...