Virtex-5 FPGA User Guide
291
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
Differential SSTL Class II (1.8V)
shows a sample circuit illustrating a valid termination technique for
differential SSTL Class II (1.8V) with unidirectional termination.
shows a sample circuit illustrating a valid termination technique for
differential SSTL Class II (1.8V) with unidirectional DCI termination.
X-Ref Target - Figure 6-82
Figure 6-82:
Differential SSTL (1.8V) Class II Unidirectional Termination
ug190_6_77_030506
+
–
External Termination
Z0
IOB
IOB
DIFF_SSTL18_II
DIFF_SSTL18_II
Z0
DIFF_SSTL18_II
V
TT
= 0.9V
50
Ω
50
Ω
V
TT
= 0.9V
V
TT
= 0.9V
50
Ω
50
Ω
V
TT
= 0.9V
RS = 20
Ω
RS = 20
Ω
X-Ref Target - Figure 6-83
Figure 6-83:
Differential SSTL (1.8V) Class II Unidirectional DCI Termination
ug190_6_78_030506
IOB
DIFF_SSTL18_II_DCI
DIFF_SSTL18_II_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
DCI
DIFF_SSTL18_II_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
IOB
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
CCO
= 1.8V
Z0
Z0
R0 = 20
Ω
R0 = 20
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...