Virtex-5 FPGA User Guide
185
UG190 (v5.0) June 19, 2009
CLB Overview
X-Ref Target - Figure 5-10
Figure 5-10:
Distributed RAM (RAM64X1Q)
ug190_5_10_032706
DI1
DID
ADDRD
ADDRC
ADDRB
ADDRA
WCLK
WE
(CLK)
(WE)
DPRAM64
RAM64X1Q
A[6:1]
WA[6:1]
CLK
WE
O6
DI1
DPRAM64
A[6:1]
WA[6:1]
CLK
WE
O6
DI1
(B[6:1])
(C[6:1])
(D[6:1])
(DX)
(A[6:1])
DPRAM64
A[6:1]
WA[6:1]
CLK
WE
O6
DI1
DPRAM64
A[6:1]
WA[6:1]
CLK
WE
O6
Registered
Output
DOD
DOC
DOB
DOA
(Optional)
D
Q
Registered
Output
(Optional)
D
Q
Registered
Output
(Optional)
D
Q
Registered
Output
(Optional)
D
Q
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...