Virtex-5 FPGA User Guide
271
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
HSTL Class IV (1.8V)
shows a sample circuit illustrating a valid unidirectional termination technique
for HSTL Class IV (1.8V).
shows a sample circuit illustrating a valid bidirectional termination technique
for HSTL Class IV (1.8V).
X-Ref Target - Figure 6-63
Figure 6-63:
HSTL Class IV (1.8V) with Unidirectional Termination
Z0
IOB
IOB
HSTL_IV_18
HSTL_IV_18
ug190_6_60_030306
V
TT
= 1.8V
RP = Z0 = 50
Ω
V
TT
= 1.8V
RP = Z0 = 50
Ω
Z0
IOB
IOB
HSTL_IV_DCI_18
HSTL_IV_DCI_18
V
CCO
= 1.8V
R
VRP
= Z0= 50
Ω
V
REF
= 1.1V
+
–
V
REF
= 1.1V
+
–
External Termination
DCI
V
CCO
= 1.8V
R
VRP
= Z0= 50
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...