![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 323](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106323.webp)
Virtex-5 FPGA User Guide
323
UG190 (v5.0) June 19, 2009
ILOGIC Resources
Clock Event 4
•
At time T
ISRCK
before Clock Event 4, the SR signal (configured as synchronous reset in
this case) becomes valid-High resetting the input register and reflected at the Q1
output of the IOB at time T
ICKQ
after Clock Event 4.
ILOGIC Timing Characteristics, DDR
illustrates the ILOGIC in IDDR mode timing characteristics. When IDELAY is
used, T
IDOCK
is replaced by T
IDOCKD
. The example shown uses IDDR in
OPPOSITE_EDGE mode. For other modes, add the appropriate latencies as shown in
.
Clock Event 1
•
At time T
ICE1CK
before Clock Event 1, the input clock enable signal becomes valid-
High at the CE1 input of both of the DDR input registers, enabling them for incoming
data. Since the CE1 and D signals are common to both DDR registers, care must be
taken to toggle these signals between the rising edges and falling edges of CLK as
well as meeting the register setup-time relative to both clocks.
•
At time T
IDOCK
before Clock Event 1 (rising edge of CLK), the input signal becomes
valid-High at the D input of both registers and is reflected on the Q1 output of input
register 1 at time T
ICKQ
after Clock Event 1.
Clock Event 2
•
At time T
IDOCK
before Clock Event 2 (falling edge of CLK), the input signal becomes
valid-Low at the D input of both registers and is reflected on the Q2 output of input
register 2 at time T
ICKQ
after Clock Event 2 (no change in this case).
Clock Event 9
•
At time T
ISRCK
before Clock Event 9, the SR signal (configured as synchronous reset in
this case) becomes valid-High resetting Q1 at time T
ICKQ
after Clock Event 9, and Q2
at time T
ICKQ
after Clock Event 10.
describes the function and control signals of the ILOGIC switching characteristics
in the
Virtex-5 FPGA Data Sheet
.
X-Ref Target - Figure 7-7
Figure 7-7:
ILOGIC in IDDR Mode Timing Characteristics (OPPOSITE_EDGE Mode)
1
2
3
4
5
6
7
8
9
10
11
T
IDOCK
T
ICE1CK
T
ISRCK
T
ICKQ
T
ICKQ
T
ICKQ
T
IDOCK
CLK
D
CE1
SR
(Reset)
Q1
Q2
T
ICKQ
UG190_7_07_041206
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...