![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 266](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106266.webp)
266
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
shows a sample circuit illustrating a valid termination technique for HSTL
Class II (1.8V) with bidirectional termination.
X-Ref Target - Figure 6-57
Figure 6-57:
HSTL Class II (1.8V) with Bidirectional Termination
Z0
IOB
IOB
HSTL_II_18
HSTL_II_18
ug190_6_54_030306
V
TT
= 0.9V
RP = Z0 = 50
Ω
V
TT
= 0.9V
RP = Z0 = 50
Ω
Z0
IOB
IOB
HSTL_II_DCI_18
HSTL_II_DCI_18
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 0.9V
V
REF
= 0.9V
+
–
V
REF
= 0.9V
+
–
External Termination
DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 0.9V
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...