54
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 2:
Clock Management Technology
Phase-Shift Enable Input - PSEN
The phase-shift enable (PSEN) input signal must be synchronous with PSCLK. A variable
phase-shift operation is initiated by the PSEN input signal. It must be activated for one
period of PSCLK. After PSEN is initiated, the phase change is gradual with completion
indicated by a High pulse on PSDONE. There are no sporadic changes or glitches on any
output during the phase transition. From the time PSEN is enabled until PSDONE is
flagged, the DCM output clock moves bit-by-bit from its original phase shift to the target
phase shift. The phase shift is complete when PSDONE is flagged. PSEN must be tied to
ground when the CLKOUT_PHASE_SHIFT attribute is set to NONE or FIXED.
shows the timing for this input.
Dynamic Reconfiguration Data Input - DI[15:0]
The dynamic reconfiguration data (DI) input bus provides reconfiguration data for
dynamic reconfiguration. When not used, all bits must be assigned zeros. See the Dynamic
Reconfiguration chapter of the
Virtex-5 FPGA Configuration Guide
for more information.
Dynamic Reconfiguration Address Input - DADDR[6:0]
The dynamic reconfiguration address (DADDR) input bus provides a reconfiguration
address for the dynamic reconfiguration. When not used, all bits must be assigned zeros
and the DO output bus reflects the DCM’s status. See the Dynamic Reconfiguration
chapter of the
Virtex-5 FPGA Configuration Guide
for more information.
Dynamic Reconfiguration Write Enable Input - DWE
The dynamic reconfiguration write enable (DWE) input pin provides the write enable
control signal to write the DI data into the DADDR address. When not used, it must be tied
Low. See the Dynamic Reconfiguration chapter of the
Virtex-5 FPGA Configuration Guide
for
more information.
Dynamic Reconfiguration Enable Input - DEN
The dynamic reconfiguration enable (DEN) input pin provides the enable control signal to
access the dynamic reconfiguration feature. When the dynamic reconfiguration feature is
not used, DEN must be tied Low. When DEN is tied Low, DO reflects the DCM status
signals. See the Dynamic Reconfiguration chapter of the
Virtex-5 FPGA Configuration Guide
for more information.
DCM Clock Output Ports
A DCM provides nine clock outputs with specific frequency and phase relationships.
When CLKFB is connected, all DCM clock outputs have a fixed phase relationship to
CLKIN. When CLKFB is not connected, the DCM outputs are not phase aligned. However,
the phase relationship between all output clocks is preserved.
1x Output Clock - CLK0
The CLK0 output clock provides a clock with the same frequency as the DCM’s effective
CLKIN frequency. By default, the effective input clock frequency is equal to the CLKIN
frequency. Set the CLKIN_DIVIDE_BY_2 attribute to TRUE to make the effective CLKIN
frequency ½ the actual CLKIN frequency. The
description
provides further information. When CLKFB is connected, CLK0 is phase aligned to
CLKIN.
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...