![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 90](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106090.webp)
90
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 3:
Phase-Locked Loops (PLLs)
Phase Locked Loop (PLL)
Virtex-5 devices contain up to six CMT tiles. The PLLs main purpose is to serve as a
frequency synthesizer for a wide range of frequencies, and to serve as a jitter filter for
either external or internal clocks in conjunction with the DCMs of the CMT.
The PLL block diagram shown in
provides a general overview of the PLL
components.
X-Ref Target - Figure 3-1
Figure 3-1:
Block Diagram of the Virtex-5 FPGA CMT
From
a
ny IBUFG implement
a
tion
From
a
ny BUFG implement
a
tion
DCM1
DCM2
PLL
clko
u
t_pll<5:0>
To
a
ny BUFG
implement
a
tion
To
a
ny BUFG
implement
a
tion
To
a
ny BUFG
implement
a
tion
UG190_c
3
_01_022709
X-Ref Target - Figure 3-2
Figure 3-2:
Block Diagram of the Virtex-5 FPGA PLL
Clock Pin
D
M
PFD
CP
LF
VCO
O0
O1
O2
O3
O4
O5
ug190_3_02_030506
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...