69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 92
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
SSPSYSCLK2
Output
Synchronous Serial Port 2 System Clock—When enabled, provides a reference clock
at four times the Port 2 bit clock.
SSPSCLK3
Bidirectional
Synchronous Serial Port Clock 3—the serial bit clock may be configured as an output
(master mode operation) or an input (slave mode operation).
SSPSFRM3
Bidirectional
Synchronous Serial Port Frame 3—the serial frame sync may be configured as an
output (master mode operation) or an input (slave mode operation).
SSPTXD3
Output
Synchronous Serial Port Transmit Data 3—serial data driven out synchronously with
the bit clock
SSPRXD3
Input
Synchronous Serial Port Receive Data 3—serial data latched using the bit clock
SSPSCLK4
Bidirectional
Synchronous Serial Port Clock 4—the serial bit clock may be configured as an output
(master mode operation) or an input (slave mode operation).
SSPSFRM4
Bidirectional
Synchronous Serial Port Frame 4—the serial frame sync may be configured as an
output (master mode operation) or an input (slave mode operation).
SSPTXD4
Output
Synchronous Serial Port Transmit Data 4—serial data driven out synchronously with
the bit clock
SSPRXD4
Input
Synchronous Serial Port Receive Data 4—serial data latched using the bit clock
USB Full Speed Single-Ended Signals - Host Port 3
USB_P3_1
Bidirectional
USB Full Speed Host Port 3 RCV—receive data signal which connects to an external
transceiver or the transceiver interface of a USB client controller as defined by the CFG
bits in the USB Port 3 Output Control register (UP3OCR).
USB_P3_2
Bidirectional
USB Full Speed Host Port 3 OE—output enable signal which connects to an external
transceiver or the transceiver interface of a USB client controller as defined by the CFG
bits in the USB Port 3 Output Control register (UP3OCR).
USB_P3_3
Bidirectional
USB Full Speed Host Port 3 RXD– —receive data (-) signal which connects to an
external transceiver or the transceiver interface of a USB client controller as defined by
the CFG bits in the USB Port 3 Output Control register (UP3OCR).
USB_P3_4
Bidirectional
USB Full Speed Host Port 3 TXD– —transmit data (-) signal which connects to an
external transceiver or the transceiver interface of a USB client controller as defined by
the CFG bits in the USB Port 3 Output Control register (UP3OCR).
USB_P3_5
Bidirectional
USB Full Speed Host Port 3 RXD+ —receive data (+) signal which connects to an
external transceiver or the transceiver interface of a USB client controller as defined by
the CFG bits in the USB Port 3 Output Control register (UP3OCR).
USB_P3_6
Bidirectional
USB Full Speed Host Port 3 TXD+ —transmit data (+) signal which connects to an
external transceiver or the transceiver interface of a USB client controller as defined by
the CFG bits in the USB Port 3 Output Control register (UP3OCR).
USB Full Speed Single-Ended Signals - Port 2 Host/Client and OTG
USB_P2_1
Bidirectional
USB Full Speed Host/Client and OTG Port 2 RCV/INT/SRP—This signal is the receive
data from an external USB transceiver for Port 2. When configured for an external OTG
transceiver this signal is an interrupt input. When configured for an external OTG power
controller and the internal transceiver, this signal is the SRP detect input.
USB_P2_2
Bidirectional
USB Full Speed Host/Client and OTG Port 2 OE/Valid—This signal connects to the
OE signal of an external USB transceiver for USB Port 2. This signal connects to the
session valid output of an external OTG power controller.
USB_P2_3
Bidirectional
USB Full Speed Host/Client and OTG Port 2 RXD-/SV—This signal is the receive
negative data line from an external USB transceiver for Port 2. For an external OTG
power controller, this signal is the session valid status input.
Table 4-3. PXA300 Processors Signal Descriptions (Sheet 7 of 14)
Signal Name
Type
Signal Descriptions