69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 448
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Table 16-2. ARB_CNTRL_2 Bit Definitions (Sheet 1 of 2)
Physical Address
0x4600_FE04
ARB_CNTRL_2
Internal Bus Arbiter
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
US
B2_S
L
V
_P
ARK
Reserved
S
W
ITCH_S
L
V
_
P
ARK
US
B2_P
ARK
2DG
_
P
A
RK
S
W
ITCH_P
A
R
K
LOCK_
FL
A
G
Reserved
USB2_WT
2DG_WT
SWITCH_WT
Reset
0
0
0
0
0
0
0
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
1
0
0
0
1
1
0
1
0
0
Bits
Access
Name
Description
31
R/W
USB2_SLV_PA
RK
USB 2.0 Client Slave Park
0 – Bus is not parked with the USB 2.0 client slave controller when idle.
1 – Bus is parked with the USB 2.0 client slave controller when idle.
30
—
Reserved
Reserved
29
R/W
SWITCH_SLV_
PARK
System Bus #2 Switch Slave Park
0 – Bus is not parked with the switch slave controller when idle.
1 – Bus is parked with the switch slave controller when idle.
28
R/W
USB2_PARK
USB 2.0 Client Master Park
0 – Bus is not parked with the USB 2.0 client master controller when idle.
1 – Bus is parked with the USB 2.0 client master controller when idle.
27
R/W
2DG_PARK
2-D Graphics Park
0 – Bus is not parked with the 2-D graphics controller when idle.
1 – Bus is parked with the 2-D graphics controller when idle.
26
R/W
SWITCH_PARK
System Bus #2 Switch Master Park
0 – Bus is not parked with the switch master controller when idle.
1 – Bus is parked with the switch master controller when idle.
Note: Setting this bit is not recommended.
25
R/W
LOCK_FLAG
Lock Flag
0 – All bus masters gain access to the bus (subject to normal arbitration
rules).
1 – Only locking masters gain access to the bus.
24:12
—
Reserved
Reserved
11:8
R/W
USB 2.0_WT
USB 2.0 Client Priority Value
Values in this field determine the relative priority of USB 2.0 client
requests for the bus vis-a-vis 2-D graphics and switch (core) requests.
7:4
R/W
2D
GRAPHICS_WT
2-D Graphics Priority Value
Values in this field determine the relative priority of the 2-D graphics
requests for the bus vis-a-vis USB 2.0 and switch (core) requests.