69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Introduction
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 23
Not approved by Document Control. For review only.
Figure 1-1. Block Diagram
1.2.1
Intel XScale
®
Microarchitecture and Core
The Intel XScale
®
microarchitecture is based on a new core that complies with the ARM* Architecture V5TE.
The microarchitecture surrounds the core with instruction and data memory management units; instruction, data,
and mini-data caches; write, fill, pend, and branch-target buffers; power management, performance monitoring,
debug, and JTAG units; coprocessor interface, MAC coprocessor; and core memory bus.
1.2.2
Intel XScale
®
Microarchitecture Features
•
Eight stage superpipelined RISC technology achieves high speed and ultra-low power.
•
Dynamic voltage management incorporates voltage and frequency on-the-fly scaling to allow applications to
implement optimal performance and power.
•
Media processing technology lets the multiply-accumulate coprocessor (MAC) perform two simultaneous
16-bit single-instruction multiple-data (SIMD) multiplies with 40-bit accumulation for efficient media
processing.
•
Power management control provides power savings via device and system low-power modes.
•
128-entry branch target buffer keeps the pipeline filled with statistically correct branch choices.
Sensor
LCD
Panel
DDR
SDRAM
IEEE
802.11
Cellular
Baseband
System Bus
#1
System
Bus #2
Peripheral Bus #1
Peripheral Bus
#2
PC-Card /
CompactFlas
h
VLIO
16-Bit
16 Bits
Sync / Async
Flash
NAND
XCVR
UTMI
USB2.0
High
Speed
Client
2D
Graphics
Driscoll
Intel®
Wireless
MMX™
Intel XScale®
Core
(32K I$, 32K D$)
Mini-
LCD
Cntrlr
LCD
Controller
Quick
Capture
Camera
Interface
Data Flash Interface
Static
Memory
Controller
Data Flash
Controller
USB 1.1 Host
UART / SIR x
3
Pulse Width
Modulators x 4
Keypad
Interface
DMA
Controller
Bridge
Memory Switch
Dynamic
Memory
Controller
E
M
P
I
Internal
SRAM
256 KB
Boot
ROM
Security
USIM #2
USB1.1 Client
OTG
MMC/SD #2
(4-Bit SDIO)
Consumer
Infrared
1-Wire
Interrupt
Controller
*coprocessor I/F
Touch
Screen
SSP x 4
Intel MSL
Interface
GPIO
MMC/SD #1
(4-Bit SDIO)
USIM #1
AC ‘97
I
2
C
Real-
Time
Clock
Timers
(4F, 8S)
with Watchdog
Power
Management
Power
I2C
JTAG