69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Operating System Timers
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 425
Not approved by Document Control. For review only.
14.5.6
OS Timer Count Registers (OSCR4–OSCR11)
These OS Timer Count registers increment on rising edges of the clock selected by the CRES field of the
appropriate Match Control register (see
). A counter can be read or written at any time.
shows the OSCR4-OSCR11 register bitmap bit definitions.
These are read/write registers. Ignore reads from reserved bits. Write 0b0 to reserved bits.
14.5.7
OS Timer Status Register (OSSR)
This Status register contains status bits to indicate whether a match has occurred between any of the 12 Match
registers and the OS Counter registers. These bits are set when a match event occurs and the corresponding
interrupt-enable bit is set in the OIER register. If a non-zero match value is loaded that equals the value of the
corresponding OS Counter register, or a Counter register is loaded with non-zero a value that equals the
Table 14-8. OSCR0 Bit Definitions
0x40A0_0010
OSCR0
OS Timers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Count
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Access
Name
Description
31:0
R/W
Count
Count for channel 0
.
This field increments on every rising edge of the 3.25-MHz clock and is the
count for OS match registers 0-3, which includes the watchdog function.
Table 14-9. OSCR4–OSCR11 Bit Definitions
0x40A0_0040
0x40A0_0044
0x40A0_0048
0x40A0_004C
0x40A0_0050
0x40A0_0054
0x40A0_0058
0x40A0_005C
OSCR4
OSCR5
OSCR6
OSCR7
OSCR8
OSCR9
OSCR10
OSCR11
OS Timers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Count
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Access
Name
Description
31:0 R/W
Count
Count for channels 4 - 11
This field increments on every rising edge of the clock specified by
OMCRx[CRES[3]] and OMCRx[CRES].