
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 152
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
•
System PLL clock is 624 MHz. Most of the fixed-frequency clocks are derived from this clock.
•
The high-speed I/O (HSIO) bus clock is derived from the system PLL and is not related to the core clocks.
The high-speed I/O clock frequency can be 208, 156, or 104 MHz.
•
The low-speed I/O (LSIO) bus clock is a fixed-frequency 26 MHz. The low-speed I/O bus clock is derived
from the system PLL clock.
7.2.2
Core Phase-Locked Loop (104–624 MHz)
The core PLL is the clock source for the core (when in D0 power mode). The core PLL generates two output
frequencies—one for the turbo-mode clock (run-mode frequency * XN) and one for the run-mode clock
(processor [13 MHz] oscillator * XL).
Note:
Turbo-mode clock frequencies where XN is not equal to 1 are referred to as turbo frequencies. If
XN = 1, it is referred to as run-mode frequency.
The output frequency selections are shown in
for the PXA300
processor. Refer to
for information on the ACCR[XL] and ACCR[XN] bits.
Table 7-1. Primary Processor System Clocks and Frequencies
Clock
Frequency
Duty Cycle
Source
Comments
Core PLL clock
104-624MHz
50/50
13 MHz
Core clock can be 1, 2, or 4
* run-mode clock
System PLL clock
624 MHz
49/51
13 MHz
High-speed I/O bus clock
312 MHz
50/50
System PLL
Divide by 2
208 MHz
66/33
Divide by 3
156 MHz
50/50
Divide by 4
104 MHz
50/50
Divide by 6
Low-speed I/O bus clock
26 MHz
50/50
System PLL
Divide by 24