69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 38
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
— 480x480
— 640x480
•
Hardware support for color-space conversion from YCbCr to RGB for video streams
— Up-scaling for YCbCr 4:2:2 to YCbCr 4:4:4
— Color space conversion CCIR 601 - YCbCr 4:4:4 to RGB 8:8:8
— Conversion from true color (RGB 8:8:8) to high color (RGB 5:5:5) and RGBT
•
Three 256-entry by 25-bit internal color-palette RAMs (one for each overlay and base), programmable to be
automatically loaded at the beginning of each frame
•
Command data RAM (16 x 9 bits) to hold command data
•
Provides one base layer plus two overlays; maximum size of each overlay can equal the display size
•
Integrated seven-channel DMA: one channel for base plane, one channel for overlay 1, three channels for
overlay 2 and one channel for the hardware cursor
•
Supports hardware cursor
•
Programmable pixel clock from 203 kHz to 104 MHz (104 MHz/512 to 208 MHz/2)
•
Supports little-endian ordering of pixels in frame buffer
•
Programmable wait-state insertion at beginning and end of each line
•
Programmable polarity for output enable, frame clock, and line clock
•
Programmable interrupts for input and output FIFOs (underruns)
See Vol. III: PXA300 Processor and PXA310 Processor Developers Manual: Graphics and Input Controller
Configuration for more details.
1.2.24
Mini-LCD Panel Controller
The mini-LCD controller provides an interface between the PXA300 processor or PXA310 processor and a
flat-panel display module in low-power modes of operation for low power (S0/D1/C2) operation. The mini-LCD
controller supports active (TFT) panels only. The LCD controller supports these key features:
•
Support RGB 1:5:5:5 pixel format only
•
Support for 16-bit active panels only
•
Support for the following display sizes:
— 176x208
— 176x220
— 240x240
— 320x240
— 320x320
— 320x480
— 480x480