![Marvell PXA300 Developer'S Manual Download Page 332](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615332.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 332
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
22
W
MASKRUN
Mask DCSR[RUN] during a programmed IO write to the DCSR register
0 = Software (programmed IO write) can modify DCSR[RUN] during a
write transaction.
1 = Software (programmed IO write) can not modify DCSR[RUN] during a
write transaction.
21:11
—
Reserved
Reserved
10
R
CMPST
Descriptor compare status
This bit indicates the most recent status of the source and target compare
operation. CMPST is set on a successful compare of the source and target
fields. An unsuccessful comparison clears CMPST. Refer to the description
of DCMDx[ADDRMODE] for the various addressing modes used for this
comparison. For details regarding the descriptor compare mode, refer to
DCMDx[CMPEN] in
The DMAC updates CMPST only in descriptor compare mode
(DCMDx[CMPEN] = 1).
CMPST can be set and cleared by setting DCSRx[SETCMPST] and
DCSRx[CLRCMPST], respectively.
If software attempts to concurrently set and clear CMPST by setting both
DCSRx[SETCMPST] and DCSRx[CLRCMPST], DCSRx[SETCMPST] has
higher precedence. Modifying this bit after DCSRx[RUN] is set and the
channel is actively running leads to faulty behavior of the descriptor chain.
The channel must be stopped before setting or clearing CMPST.
0 = Indicates an unsuccessful address compare in descriptor-compare
mode.
1 = Indicates a successful compare of the current descriptor source and
target addresses in descriptor-compare mode.
Table 11-15. DCSR0–31 Bit Definitions (Sheet 4 of 6)
Physical Address
0x4000_0000
–0x4000_007C
DCSR0–DCSR31
DMA Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RUN
NODE
S
C
FE
TCH
S
T
OP
IRQE
N
E
O
RIRQE
N
EO
R
J
M
P
E
N
EO
R
S
T
O
PE
N
SE
TC
M
P
S
T
CL
R
C
MP
S
T
RAS
IRQE
N
M
A
S
K
RUN
Reserved
CM
P
S
T
E
O
RINT
R
RE
QP
E
N
D
Reserved
RAS
INTR
S
T
OP
INT
R
E
NDINTR
S
T
ARTI
N
TR
BU
S
E
R
R
INTR
Reset
0
0
0
0
0
0
0
0
0
0
?
?
?
?
?
?
?
?
?
?
?
0
0
0
?
?
?
0
1
0
0
0
Bits
Access
Name
Description