
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 376
Document Classification: Proprietary Information
December 13, 2006 10:46 am,
Preliminary
Not approved by Document Control. For review only.
Table 12-11. ICLR Bit Definitions (Sheet 1 of 3)
Physical Address
0x40D0 0008
Coprocessor Register: CP6, CR2
ICLR
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C
1
UA
RT
1
UA
RT
2
UA
RT
3
rese
rv
e
d
I2
C
LCD
S
SP2
US
IM1
AC97
S
SP4
PM
L
US
BC
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
rese
rv
e
d
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description
31
R/W
RTC_AL
Real Time Clock Alarm
0 = RTC equals Alarm register interrupt creates an IRQ.
1 = RTC equals Alarm register interrupt creates an FIQ.
30
R/W
RTC_HZ
One Hz Clock
0 = One Hz clock TIC interrupt creates an IRQ.
1 = One Hz clock TIC interrupt creates an FIQ.
29
R/W
OST_3
OS Timer 3
0 = OS timer equals Match register 3 interrupt creates an IRQ.
1 = OS timer equals Match register 3 interrupt creates an FIQ.
28
R/W
OST_2
OS Timer 2
0 = OS timer equals Match register 2 interrupt creates an IRQ.
1 = OS timer equals Match register 2 interrupt creates an FIQ.
27
R/W
OST_1
OS Timer 1
0 = OS timer equals Match register 1 interrupt creates an IRQ.
1 = OS timer equals Match register 1 interrupt creates an FIQ.
26
R/W
OST_0
OS Timer 0
0 = OS timer equals Match register 0 interrupt creates an IRQ.
1 = OS timer equals Match register 0 interrupt creates an FIQ.
25
R/W
DMAC
DMA Controller
0 = DMA channel service request interrupt creates an IRQ.
1 = DMA channel service request interrupt creates an FIQ.
24
R/W
SSP1
SSP 1
0 = SSP 1 service request interrupt creates an IRQ.
1 = SSP 1 service request interrupt creates an FIQ.
23
R/W
MMC1
MultiMediaCard 1
0 = MMC interrupt creates an IRQ.
1 = MMC interrupt creates an FIQ.
22
R/W
UART1
UART1
0 = UART1 interrupt creates an IRQ.
1 = UART1 interrupt creates an FIQ.