69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 446
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Table 16-1. ARB_CNTRL_1 Bit Definitions
Physical Address
0x4600_FE00
ARB_CNTRL_1
Internal Bus Arbiter
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
DMA_S
L
V
_
P
ARK
S
W
ITCH_S
L
V
_
P
ARK
US
BH_P
A
R
K
CI_P
ARK
LCD_P
A
RK
DMA_P
ARK
S
W
ITCH_P
A
R
K
LOCK_
FL
A
G
Reserved
CAMERA_W
T
LCD_WT
DMA_WT
SWITCH_WT
Reset
?
?
0
0
0
0
0
0
0
1
?
?
?
?
?
?
0
0
1
0
0
0
1
1
0
0
1
1
0
0
1
0
Bits
Access
Name
Description
31:30
—
Reserved
Reserved
29
R/W
DMA_SLV_PAR
K
DMA Slave Park
0 – Bus is not parked with the DMA slave controller when idle.
1 – Bus is parked with the DMA slave controller when idle.
28
R/W
SWITCH_SLV_
PARK
System Bus #1 Switch Slave Park
0 – Bus is not parked with the switch slave controller when idle.
1 – Bus is parked with the switch slave controller when idle.
27
R/W
USBH_PARK
USB Host Park
0 – Bus is not parked with the USB host controller when idle.
1 – Bus is parked with the USB host controller when idle.
26
R/W
CI_PARK
Quick Capture Interface Park
0 – Bus is not parked with the Intel
®
Quick Capture interface when idle.
1 – Bus is parked with the Intel
®
Quick Capture interface when idle.
25
R/W
LCD_PARK
LCD Park
0 – Bus is not parked with the LCD controller when idle.
1 – Bus is parked with the LCD controller when idle.
24
R/W
DMA_PARK
DMA Master Park
0 – Bus is not parked with the DMA master controller when idle.
1 – Bus is parked with the DMA master controller when idle.
23
R/W
SWITCH_PARK
System Bus #1 Switch Master Park
0 – Bus is not parked with the switch master controller when idle.
1 – Bus is parked with the switch master controller when idle.
Note: Setting this bit is not recommended.