69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 94
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
U2D_DATA_SCAN<7:
0>
Bidirectional
UTMI Data Bus—These signals are used instead of U2D_DATA<7:0> when using
boundary scan.
U2D_RESET
Output
UTMI Reset—connect to the reset input of an external UTMI transceiver.
U2D_XCVR_SELECT
Output
UTMI Transceiver Select—connect to the external UTMI transceiver input that selects
high speed and full speed operating modes. The full speed transceiver should be
enabled when this signal is high.
U2D_XCVR_SELECT_
SCAN
Output
UTMI Transceiver Select—This signal is used instead of U2D_XCVR_SELECT when
using boundary scan.
U2D_TERM_SELECT
Output
UTMI Termination Select—connect to the external UTMI transceiver input that selects
high speed and full speed termination modes. The full speed termination is enabled
when this signal is high.
U2D_TERM_SELECT
_SCAN
Output
UTMI Termination Select—This signal is used instead of U2D_TERM_SELECT when
using boundary scan.
U2D_SUSPENDM_X
Output
UTMI Suspend—connect to the external UTMI transceiver input that goes low to place
the transceiver in a mode that draws minimal power from supplies while retaining the
capability for suspend/resume operation.
UTM_LINESTATE<1:0>
Input
UTMI Line State—connect s to the single ended receiver status signals. They are
asynchronous until a usable CLK is available then they are synchronized to CLK. They
directly reflect the current state of the DP (LineState[0]) and DM (LineState[1]) signals:
D– D+ Description
0 0
SE0
0 1
'J'
State
1 0
'K'
State
1 1
SE1
U2D_TXVALID
Output
UTMI Transmit Valid—Indicates that the transmit output data is valid.
U2D_TXVALID_SCAN Output
UTMI Transmit Valid—This signal is used instead of U2D_TXVALID when using
boundary scan.
UTM_TXREADY
Input
UTMI Transmit Data Ready—If this signal is asserted, the controller will have data
available for clocking in to the TX Holding register on the rising edge of UTM_CLK.
UTM_RXVALID
Input
UTMI Receive Data Valid—Indicates that the data bus has valid data.
UTM_RXACTIVE
Input
UTMI Receive Active—Indicates that the receive state machine has detected SYNC
and is active.
U2D_RXERROR
Input
UTMI Receive Error—connects to the transceiver error output. High indicates that a
receive error has been detected.
U2D_OPMODE<1:0>
Output
UTMI Operating Mode—these signals configure the transceiver operating modes:
OPMODE<1:0> Description
0 0 Normal
Operation
0 1 Non-Driving
1
0
Disable Bit Stuffing and NRZI encoding
1 1 Reserved
U2D_OPMODE<1:0>_
SCAN
Output
UTMI Operating Mode—These signals are used instead of U2D_OPMODE<1:0> when
using boundary scan.
USB 2.0 High-Speed Client UPLI Transceiver Interface Signals
IMPORTANT: The ULPI Interface Is Available On PXA310 Processor Only
Table 4-3. PXA300 Processors Signal Descriptions (Sheet 9 of 14)
Signal Name
Type
Signal Descriptions