![Marvell PXA300 Developer'S Manual Download Page 288](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615288.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 288
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Table 10-2. W1CMDR Bit Definitions
Physical Address
0x41B0_0000
W1CMDR
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
DQII
DQO
SR
A
1W
R
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
1
0
0
0
Bits
Access
Name
Description
31:4
—
Reserved
Reserved
3
R
DQI
ONE_WIRE input
This bit reflects the present state of the 1-Wire bus.Use it together with the
W1CMDR[DQO] bit when controlling the bus directly. The state of this bit
does not affect any other functions of the 1-Wire bus master interface
controller. Operation of this bit is unaffected by the state of the W1IER
[DQOE] bit.
2
W
DQO
ONE_WIRE output
This bit is used to bypass 1-Wire bus master interface controller operations
and drive the bus directly if needed.
0 = This bit is cleared on power-up or reset. Clearing this bit drives the
bus high. 1-Wire bus master interface controller operations only
function while the 1-Wire bus is held high.
1 = Setting this bit drives the bus low until it is cleared or the 1-Wire bus
master interface controller reset. While the 1-Wire bus is held low, no
other 1-Wire bus master interface controller operations function. By
controlling the length of time this bit is set and the point when the line
is sampled (see W1CMDR[DQI]), any 1-Wire communication can be
generated by the host controller. To prevent accidental writes to the
bus, set the W1IER [DQOE] bit in the Interrupt Enable register before
the DQO bit functions.
1
R/W
SRA
Search ROM accelerator
0 = SRA turned off
1 = 1-Wire bus master interface controller switches to SRA mode
Refer to the Book of iButton Standards for more information on this feature.
0
R/W
1WR
1-Wire reset
This bit generates a reset on the 1-Wire bus.
0 = Bus is not in reset mode.
1 = Setting this bit automatically clears the SRA bit. The 1WR bit is
cleared automatically as soon as the 1-Wire reset completes. The
1-Wire bus master interface controller sets the presence detect
interrupt flag, W1INTR[PD], when the reset is complete and sufficient
time for a presence detect to occur has passed. The result of the
presence detect is placed in the Interrupt register bit, W1INTR[PDR].