![Marvell PXA300 Developer'S Manual Download Page 105](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615105.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Copyright © 2006 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006, Preliminary
Document Classification: Proprietary Information
Page 105
Not approved by Document Control. For review only.
GPIO109
VCC_IO1
0x40E1_0628
GPIO110
VCC_IO1
0x40E1_062C
GPIO111
VCC_IO1
0x40E1_0630
GPIO112
VCC_IO1
0x40E1_0634
GPIO113
VCC_IO1
0x40E1_0638
GPIO114
VCC_IO1
0x40E1_063C
GPIO115
VCC_IO1
0x40E1_0640
GPIO116
VCC_IO1
0x40E1_0644
GPIO117
VCC_IO1
0x40E1_0648
GPIO118
VCC_IO1
0x40E1_064C
GPIO119
VCC_IO1
0x40E1_0650
GPIO120
VCC_IO1
0x40E1_0654
GPIO121
VCC_IO1
0x40E1_0658
GPIO122
VCC_IO1
0x40E1_065C
GPIO123
VCC_IO1
0x40E1_0660
GPIO124
VCC_IO1
0x40E1_0664
GPIO125
VCC_IO1
0x40E1_0668
GPIO126
VCC_IO1
0x40E1_066C
GPIO127
VCC_IO1
0x40E1_0670
GPIO0_2
VCC_IO1
0x40E1_0674
GPIO1_2
VCC_IO1
0x40E1_0678
GPIO2_2
VCC_IO3
0x40E1_02DC
GPIO3_2
VCC_IO3
0x40E1_02E0
GPIO4_2
VCC_IO3
0x40E1_02E4
GPIO5_2
VCC_IO3
0x40E1_02E8
GPIO6_2
VCC_IO3
0x40E1_02EC
Table 4-5. PXA310 Processor Pad Control Addresses (Sheet 1 of 6)
Pin Name
Power Supply
Pad Control Address
DF_IO0
VCC_DF
0x40E1_0220
DF_IO1
VCC_DF
0x40E1_0228
DF_IO2
VCC_DF
0x40E1_0230
DF_IO3
VCC_DF
0x40E1_0238
DF_IO4
VCC_DF
0x40E1_0258
DF_IO5
VCC_DF
0x40E1_0260
Table 4-4. PXA300 Processor Pad Control Addresses (Sheet 5 of 5)
Pin Name
Power Supply
Pad Control Address