69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Services Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 223
Not approved by Document Control. For review only.
11
R/Write 1 to
Clear
TIS
Interrupt Status for Application Core Frequency Change Due to
Temperature condItion
0 – No application core frequency change due to a temperature condition
occurred since the last time TIS was cleared by software or reset.
1 – The interrupt was due to an application core frequency change due to
a temperature condition with TIE set.
10
R/W
TIE
Interrupt Enable for Application Core Frequency Change Due to
Temperature Condition
0 – Do not send interrupt to the application core when the application core
frequency is changed due to a temperature condition.
1 – Send an interrupt to the application core when the application core
frequency is changed due to a temperature condition.
9:2
—
—
reserved
1
R/Write 1 to
Clear
BIS
Interrupt Status for nBATT_FAULT
0 – No nBATT_FAULT interrupt occurred since the last time BIS was
cleared by software or reset.
1 – The interrupt was due to the assertion of nBATT_FAULT with BIE set.
0
R/W
BIE
Interrupt Enable for nBATT_FAULT
0 – Allow immediate entry into S3 state when nBATT_FAULT is asserted.
1 – Force an interrupt to the application core. This allows software entry
into S3 state when nBATT_FAULT is asserted.
†
S3 low-power state exit reset does not clear this bit.
Table 8-6. PMCR Bit Definitions (Sheet 2 of 2)
Physical Address
0x40F5_0000
PMCR
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SW
G
R
reserved
VI
S
VI
E
TIS
TIE
reserved
reserved
reserved
reserved
reserved
reserved
reserved
BI
S
BI
E
Reset
0
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
?
?
?
?
?
?
?
? 0
†
0
†
Bits
Access
Name
Description