69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 268
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
22
R/Write 1 to
clear
WSDMUX2
Wake-up Status for a rising edge from USB EDMUX2 port from D2 to
D0 state. EDMUX2 port is the GPIO pads with alternate funtion
usb_p3_1, usb_p3_3, usb_p3_5
0 = No wake-up occurred due to EDMUX2 port
1 = Wake-up occurred due to EDMUX2 port.
21
R/Write 1 to
clear
WSKP
Wake-up Status for a keypad from D2 to D0 state
0 = No wake-up occurred due to a high level on a keypad IO.
1 = Wake-up occurred due to a high level on a keypad IO.
20
R/Write 1 to
clear
WSUSIM1
Wake-up Status for USIM port 1 from D2 to D0 state
0 = No wake-up occurred due to USIM port 1event.
1 = Wake-up occurred due to USIM port 1 event.
19
R/Write 1 to
clear
WSUSIM0
Wake-up Status for USIM port 0 from D2 to D0 state
0 = No wake-up occurred due to USIM port 0 event.
1 = Wake-up occurred due to USIM port 0 event.
18:17
—
—
reserved
16
R/Write 1 to
clear
WSOTG
Wake-up Status for USBOTG port from D2 to D0 state
0 = No wake-up occurred due to USBOTG port.
1 = Wake-up occurred due to USBOTG port.
15:2
R/Write 1 to
clear
WS_GENERIC
[n]
Wake-up Status for generic event inputs from D2 to D0 state,
where n = 0 - 13
0 = No wake-up occurred due to generic event[n] edge detect.
1 = Wake-up occurred due to generic event[n] edge detect.
1:0
R/Write 1 to
clear
WS_EXTERN
AL[n]
Wake-up Status for external event inputs from D2 to D0 state,
where n = 0 or 1
.
These are communicated via Services unit:
0 = No wake-up occurred due to external event[n] edge detect.
1 = Wake-up occurred due to external event[n] edge detect.
Table 9-8. AD2D0SR Bit Definitions (Sheet 2 of 2)
Physical Address
40F4_0014
AD2D0SR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WS
R
T
C
WS
O
S
T
WST
S
I
W
S
US
BH
reserved
WS
U
S
B
2
reserved
WS
MS
L0
WSM
U
X3
WSM
U
X2
WS
K
P
WSU
S
IM
1
WSU
S
IM
0
reserved
WS
OTG
WS_GENERIC <13:0>
W
S
_E
XT
ER
N
A
L
WS
R
T
C
WS
OS
T
WSTS
I
W
S
US
BH
reserved
W
S
US
B2
reserved
WSM
S
L
0
WS
MU
X
3
WS
MU
X
2
WS
K
P
WS
U
S
IM
1
WS
U
S
IM
0
reserved
WS
OTG
WS_GENERIC <13:0>
Reserved
W
S
_E
X
T
E
RNAL
Reset
0
0
0
0
?
0
?
0
0
0
0
0
0
?
?
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
Bits
Access
Name
Description