![Marvell PXA300 Developer'S Manual Download Page 167](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615167.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Clock Control Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 167
Not approved by Document Control. For review only.
19:18
R/W
SFLFS
Frequency Select for SRAM Controllers
Selects the frequency of the SRAM controller.
(Reset only value 0b00 for SFLFS = 104 MHz)
0b00 — 104 MHz
0b01 — 156 MHz
0b10 — 208 MHz
0b11 — reserved
17:16
R/W
XSPCLK
Core Frequency During Frequency Change
Selects the nominal system PLL-derived clock frequency used by the core
during core PLL frequency-change operations.
0b00 — 156 MHz clock from system PLL provided to application core
0b01 — reserved
0b10 — reserved
0b11 — No clock to core until core PLL is re-locked
15:14
R/W
HSS
HSIO Bus-Clock Frequency Select:
Selects the nominal HSIO bus-clock frequency.
0b00 — 104 MHz
0b01 — 156 MHz
0b10 — Reserved
0b11 — Reserved
13:12
R/W
DMCFS
DDR Memory Controller Clock Frequency Select:
Selects the frequency of the dynamic memory controller (DMEMC).
The DMEMC gets two clocks from the clocks unit, one of which is half the
frequency of the other. The slower one is sent to the DDR memory chip,
while the faster is used by the controller itself. The frequencies controlled by
this field refer to the faster clock.
(Reset only value 0b00 for DMCFS = 26 MHz)
0b00 — 26 MHz
0b01 — Reserved
0b10 — Reserved
0b11 — 260 MHz
There is a complex protocol for changing the value of this field. For details
on changing the DDR SDRAM frequency, Refer to the DMEMC (Dynamic
Memory Controller) chapter for step-by-step instructions.
Table 7-6. ACCR Bit Definitions (Sheet 3 of 4)
Physical Address
4134_0000
ACCR
BCCU
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
XP
D
IS
SP
D
IS
V
AUF
Reserved
D0CS
SM
C
F
S
Reserved
SF
LFS
XS
PC
L
K
HS
S
DM
C
F
S
P
CCE
XN
Reserved
XL
Reset
0
0
0
0
?
0
0
0
0
?
?
?
0
0
0
0
0
0
0
0
0
0
0
1
?
?
?
0
1
0
0
0
Bits
Access
Name
Description