69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 64
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
3.4.2
The Memory Switch Concept
The memory switch bus is responsible for handling the read and write address, data, and related attributes from
the initiators to the completers.
illustrates the overall concept of the memory switch bus.
shows only the path from one initiator to one completer, though many such paths exist within the memory switch
bus. The initiators interfacing with the memory switch bus initiate new read or write transfers.
Figure 3-2. Memory Switch Concept
Initiator
Com pleter
M ux, Arbitration, and
Bus Protocol
Bus Protocol and
D em uxing of Address
and Attributes
FIFO and FIFO
Control Logic
FIFO and FIFO
Control Logic
M ux, Arbitration, and
Sim ple Bus Protocol
Initiator
C lock Dom ain
Initiator Interface
C om pleter Interface
Com pleter
C lock Dom ain
Address, Attributes, W Data
RdData, Attributes
Core Subsystem /System Bus #1/System Bus #2
Static Ext M em C /
Dynam ic Ext M em C /
Internal SRAM /
internal Flash /
System Bus #1 /
System Bus #2
Mem ory Switch
Initiator
Clock D om ain
Com pleter
Clock D om ain