69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 4-70
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
GP
IO
68
VC
C
_LC
D
G
P
IO_
68
L_
D
D
<
14
>
SS
PSCL
K
3
(w
ak
e
G
E
NERIC[7
])
UT
M
_
L
INEST
A
T
E1
SM
EM
_
F
ADDR1
8
ML
_
D
D
<
14
>
GP
IO
69
VC
C
_LC
D
G
P
IO_
69
L_
D
D
<
15
>
SSPSF
RM
3
(w
ak
e
G
E
NERIC[7
])
U2
D_
T
X
V
A
L
ID
SM
EM
_
F
ADDR1
9
ML
_
D
D
<
15
>
GP
IO
70
VC
C
_LC
D
G
P
IO_
70
L
_
DD<1
6
>
SSP
T
X
D3
KP_
M
K
IN
<6
>
SM
EM
_
F
ADDR2
0
S
SPRXD3
(
w
a
k
e
GENERIC[7
])
GP
IO
71
VC
C
_LC
D
G
P
IO_
71
L_
D
D
<
17
>
S
S
P
R
X
D
3 (
w
ake
G
E
NERIC[7
])
KP_
M
K
IN
<7
>
SM
EM
_
F
ADDR2
1
SSP
T
X
D3
GP
IO
72
VC
C
_LC
D
G
P
IO_
72
L
_
F
C
LK
_R
D
SM
EM
_
F
ADDR2
2
ML
_F
C
L
K
GP
IO
73
VC
C
_LC
D
G
P
IO_
73
L
_LC
L
K
_A
0
SM
EM
_
F
ADDR2
3
ML
_L
C
L
K
GP
IO
74
VC
C
_LC
D
G
P
IO_
74
L_
P
C
LK
_W
R
SM
EM
_
F
ADDR2
4
ML
_P
C
L
K
GP
IO
75
VC
C
_LC
D
G
P
IO_
75
L
_
BI
AS
SM
EM
_
F
ADDR2
5
ML
_B
IA
S
GP
IO
76
VC
C
_LC
D
G
P
IO_
76
U2
D_
RE
SET
L
_
VSYNC
GP
IO
77
VC
C
_
M
S
L
G
P
IO_
77
UAR
T
1
_
RXD
(w
ak
e
G
E
NERIC[3
])
USB_
P3
_
1
(w
ak
e
A
D
x
E
R
[23]
)
UAR
T
1
_
T
X
D
M
M
2
_
DA
T
A
<0
>
(w
ak
e
G
E
NERIC[1
1
])
M
S
L1_
IB
_D
A
T
MS
L1
_O
B
_
D
A
T
<
0>
GP
IO
78
VC
C
_
M
S
L
G
P
IO_
78
UAR
T
1
_
T
X
D
U
SB_
P3
_
2
UAR
T
1
_
RXD
M
M
2
_
DA
T
A
<1
>
(w
ak
e
G
E
NERIC[1
1
])
KP_
M
K
O
U
T
<
7
>
M
S
L
1
_
O
B
_
C
L
K
KP_
M
K
O
U
T
<
6
>
GP
IO
79
VC
C
_
M
S
L
G
P
IO_
79
UAR
T
1
_
CT
S
USB_
P3
_
3
(w
ak
e
A
D
x
E
R
[23]
)
U
A
RT
1
_
RT
S
M
M
2
_
DA
T
A
<2
>/
M
M
2_
C
S
0 (w
a
k
e
G
E
NERIC[1
1
])
MS
L1
_IB
_
S
T
B
M
S
L1_
OB
_S
T
B
GP
IO
80
VC
C
_
M
S
L
G
P
IO_
80
UAR
T
1
_
DCD
(w
ak
e
G
E
NERIC[3
])
USB_
P3
_
4
M
M
2
_
DA
T
A
<3
>/
M
M
2_
C
S
1 (w
a
k
e
G
E
NERIC[1
1
])
MS
L1
_IB
_
W
A
IT
MS
L1
_O
B
_
W
A
IT
(W
ak
e
A
D
x
E
R
[24]
)
GP
IO
81
VC
C
_
M
S
L
G
P
IO_
81
UAR
T
1
_
DSR
(w
ak
e
G
E
NERIC[3
])
USB_
P3
_
5
(w
ak
e
A
D
x
E
R
[23]
)
UAR
T
1
_
DT
R
M
M
2
_
C
L
K
MS
L1
_O
B
_
D
A
T
<
0>
M
S
L1_
IB
_D
A
T
<
0>
(W
ake
A
D
x
E
R
[24]
)
GP
IO
82
VC
C
_
M
S
L
G
P
IO_
82
UAR
T
1
_
RI
(w
ak
e
G
E
NERIC[3
])
USB_
P3
_
6
M
M
2
_
CM
D
(W
ak
e
G
E
NERIC[1
1
])
M
S
L1_
OB
_C
L
K
MS
L1
_IB
_
C
L
K
(W
ak
e
A
D
x
E
R
[24]
)
T
a
b
le
4-
1. P
X
A
300
Pr
o
cess
o
rs
A
lterna
te Fu
nct
ion
T
a
b
le
Pi
n
Na
m
e
Po
w
e
r Su
pp
ly
P
rim
ar
y
Fu
nc
ti
o
n
a
t
Re
set
(Alt
F
N
0)
Alt
. F
N
1
A
lt
. F
N
2
A
lt
. F
N
3
A
lt
. F
N
4
A
lt
. F
N
5
A
lt
. F
N
6
A
lt
. F
N
7