69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 234
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
TCK
8.9.9
Power Management Unit Voltage Change Control Register
(PVCR)
PVCR contains configuration bits that control the automatic voltage-change sequence (see
). These
fields include:
•
Frequency/voltage change enable (FVE)—Enables the PWR_I
2
C to transmit commands during a processor
system-frequency change or application subsystem low-power mode entry and exit sequences where power
supply voltage level changes are required; including an application core PLL-frequency change, a processor
system-clocks change, or an application subsystem D0, D1, D2 or S2 power-mode change. The FVE bit
sends hardware-controlled PWR_I
2
C commands to execute the voltage change.
•
Power change enable (PVE)—Enables the PWR_I
2
C to transmit commands to enable or disable the
VCC_APPS and VCC_SRAM power supply when the application subsystem is entering D3 or when the
MPMU is entering S2 or S3 low-power states.
•
Voltage change due to temperature condition enable (TVE)—Enables the PWR_I
2
C to transmit commands
to alter the voltage of the VCC_APPS and VCC_SRAM power supplies due to on-die temperature
conditions.
•
Voltage-change sequencer active—Indicates when the PWR_I
2
C is transmitting.
•
Command delay—Specifies the delay between PWR_I
2
C commands when commands are initiated by the
application subsystem.
•
Slave address—Specifies the address of the external voltage regulator when commands are initiated by the
application subsystem.
Note:
When using PWR_I
2
C commands to control VCC_APPS and VCC_SRAM power supplies, the
user must set FVE and PVE = 1 before starting a frequency or power mode change.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 8-13. PMER Bit Definitions
Physical Address
0x40F5_0088
PMER
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
Bits
Access
Name
Description
31:0
—
—
reserved