![Marvell PXA300 Developer'S Manual Download Page 387](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615387.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Real-Time Clock (RTC)
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 387
Not approved by Document Control. For review only.
Note:
The signals labeled 1-Hz clock in
are internal timing signals and are not the same as
the external signal HZ_CLK.
With the exception of the RTC Trim register, all registers in the RTC controller are reset by both the hardware
reset and the watchdog reset. The RTC Trim register (RTTR) is reset by the hardware reset only. The other resets,
low-power mode exit reset and GPIO reset, do not affect any of the RTC controller blocks.
Four of the five modules of the RTC controller, not including the trimmer, operate in the same manner.
shows the operational flow of one of these four identical modules of the RTC controller. All RTC
modules are described in detail in subsequent sections.
Figure 13-1. RTC Block Diagram
Bus
Status
Register
Internal Bus
(RTSR)
Timer
Wristwatch
Stopwatch
Periodic
Interrupt
Trimmer
Clockgen
32.768 kHz
1-kHz clock
100-Hz clock
1-Hz clock
1-Hz clock
1-Hz clock
1-kHz clock
100-Hz clock
Interface