![Marvell PXA300 Developer'S Manual Download Page 57](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615057.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
System Architecture Overview
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 57
Not approved by Document Control. For review only.
2.15.6.2
Processor Cache Type Register
Access: Coprocessor 15, Register 0, opcode_2 = 1
The Processor Cache Type register describes the cache configuration of the Intel XScale
®
core. The cache
configuration for the PXA300 processor or PXA310 processor is described in the Intel XScale
®
Core External
Architecture Specification.
2.15.6.3
Auxiliary Control Register (P-Bit)
Access: Coprocessor 15, Register 1, opcode_2 = 1
Bit 1 of the Auxiliary Control register is defined as the page table memory attribute (P-bit). It is not implemented
in the PXA300 processor or PXA310 processor and must be written with 0b0. Similarly, the P-bit in the
memory-management unit (MMU) page table descriptor is not implemented and must be written with 0b0.
2.15.6.4
Coprocessor Access Register
Access: Coprocessor 15, Register 15, opcode_2 = 0, CRm = 1
The Coprocessor Access register (CPAR), defined in
, controls access to all coprocessors other than
CP14 and CP15. This register is accessible in supervisor mode only.
3:0
Prod R
Read-Only
Processor Revision
Processor stepping:
0b0000 = A0
0b0001 = A1
†
These values reflect the actual product identification and revision numbers embedded in the processor.
Table 2-7. Coprocessor: New CPU ID and JTAG ID Values
Stepping
CPU ID
JTAG ID
PXA300 - A0
0x69056880
0x0E648013
PXA300 - A1
0x69056881
0x1E648013
PXA310
0x69056890
0x0E649013
Table 2-6. Processor ID Register (Sheet 2 of 2)
Coprocessor 15
Register 0
opcode_2 = 0
Processor ID Register
Processor ID
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Vendor
Arch Version
Core G
Core R
Prod ID
Prod R
Reset
0
1
1
0
1
0
0
1
0
0
0
0
0
1
0
1
0
1
1
†
†
†
†
†
†
†
†
†
†
†
†
†
Bits
Name
Access
Description