![Marvell PXA300 Developer'S Manual Download Page 412](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615412.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 412
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
•
Counter resolutions of 1 second, 1 millisecond, 1/32768
th
of a second, and 1 microsecond
•
SSP Frame Detect or from UDC (USB 1.1 client port) can be used as the counter resolution
•
Periodic and one-shot timers
•
Two external synchronization events
•
Operation during low-power modes (S0/D1/C2, S0/D2/C2 and S2/D3/C4)
14.3
Signal Descriptions
This section describes the external signals the timers use.
summarizes the signals.
14.4
Operation
This section describes the operation of the operating-system timers block. Throughout this section, the terms
compare and match are used to describe when a counter register, OSCRx, is being compared to an OS Match
register, OSMRx. A compare occurs at the rising edge of every corresponding channel clock. A match occurs
when a compare is being performed, and the value in OSCRx is the same as the value in OSMRx. A match
triggers an interrupt if the corresponding bit is set in the OIER register shown in
This module is compatible with the Marvell PXA27x processor and partially compatible with the Marvell
PXA25x processor, as described in
14.4.1
Block Diagram
is a block diagram of the OS timers block.
Table 14-1. Operating System Timers Interface Signals Summary
Name
Type
Polarity
Description
EXT_SYNC<1:0>
Input
Active
High
External synchronization signals used to reset timers.
When OMCRx[S] is enabled for either of these external-synchronization signals, the
corresponding OSCRx register is reset when a rising edge is detected on the appropriate
EXT_SYNC signal. (See
for information on these registers.)
CHOUT<1:0>
Output
NA
CHOUT1 is a periodic output clock generated from channel 11.
CHOUT0 is a periodic output clock generated from channel 10.
These output signals generate output clocks from timer channels 11 and 10, respectively.
If the corresponding channel is programmed as periodic, the signal changes state each
time a match occurs. These signals stay low if the associated channel is programmed as
non-periodic.