![Marvell PXA300 Developer'S Manual Download Page 424](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615424.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 424
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
14.5.4
OS Timer Interrupt Enable Register (OIER)
This register contains 12 enable bits indicating whether a match between one of the Match registers and an OS
Counter register sets a status bit in the OSSR. Each Match register has a corresponding enable bit. Clearing an
enable bit does not clear the corresponding interrupt status bit if that bit is already set. See
.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
14.5.5
OS Timer Count Register 0 (OSCR0)
This register is incremented on rising edges of the 3.25-MHz clock. The counter can be read or written at any
time. This free-running counter rolls over when the maximum value is reached.
shows the OSCR0
register bitmap bit definitions.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 14-6. OWER Bit Definitions
0x40A0_0018
OWER Register
OS Timers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
WME
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
Bits
Access
Name
Description
31:1
reserved
—
reserved
0
R/W
WME
Watchdog Match Enable
0 = OSMR3 match with OSCR0 does not cause a reset of the processor.
1 = OSMR3 match with OSCR0 causes a reset of the processor.
Table 14-7. OIER Bit Definitions
0x40A0_001C
OIER
OS Timers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
E1
1
E10
E9
E8
E7
E6
E5
E4
E3
E2
E1
E0
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Access
Name
Description
31:12
reserved
—
reserved
11:0
R/W
E{x}
Interrupt Enable Channel x
0 = Do not assert OSSR[Mx] if a match occurs between OSMRx and
OSCRx.
1 = Assert OSSR[x] if a match occurs between OSMRx and OSCRx.