![Marvell PXA300 Developer'S Manual Download Page 417](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615417.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Operating System Timers
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 417
Not approved by Document Control. For review only.
14.5.1
OS Match Control Registers (OMCRx)
, and
, control the operation of timer channels 4–11.
Only channels 4-11 are controlled by OMCR registers. Channel 0 is not controlled by OMCR registers. Periodic
control of the timer channels using OMCRx[P] and OMCRx[R] bits of channels 10 and 11 can respectively be
used to drive CHOUT<1:0>. The rest of timer channels work the same way as channel 10 and 11 except that they
do not drive CHOUT<1:0>.
These are read/write registers. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 14-2. OMCR4/5/6/7 Bit Definitions (Sheet 1 of 2)
0x40A0_00C0
0x40A0_00C4
0x40A0_00C8
0x40A0_00CC
OMCR4
OMCR5
OMCR6
OMCR7
OS TImers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
C
P
S
R
CRES
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
0
0
0
Bits
Access
Name
Description
31:8
—
—
reserved
7
R/W
C
Channel to Match Against
0 = Channel x matches against OSCR4.
1 = Channel x matches against OSCRx.
6
R/W
P
Periodic Timer
0 = The channel stops incrementing after detecting a match.
1 = The channel continues incrementing after detecting a match.
5:4
R/W
S
External Synchronization Control
0b00 = No external synchronization
0b01 = Reset OSCRx on the rising edge of EXT_SYNC0
0b10 = Reset OSCRx on the rising edge of EXT_SYNC1
0b11 = reserved
3
R/W
R
Reset OSCRx on Match
0 = OSCRx does not reset when a match occurs.
1 = OSCRx does reset when a match occurs.