![Marvell PXA300 Developer'S Manual Download Page 258](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615258.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 258
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
9.3.2
Application Subsystem Reset Status Register (ARSR)
ARSR, defined in
, indicates the last causes of an application subsystem reset. Possible reset sources
are: GPIO, watchdog time out, low-power mode exit, hardware or power-on reset.
14:12
R/W
MTS
Maximum Turbo Setting
0b000 - Reserved
0b001 - VCC_APPS voltage to be set to support XN – 1
0b010 - VCC_APPS voltage to be set to support XN – 2
0b011 — 0b111 - Reserved
Note: SW needs to frequency change after writing updating this
register.
11
—
—
reserved
10:8
R/W
MTS_S
Maximum Turbo Setting_Status
0b000 - Reserved
0b001 - VCC_APPS voltage has been set to support XN – 1
0b010 - VCC_APPS voltage has been set to support XN – 2
0b011 — 0b111 - Reserved
Note: SW needs to frequency change after writing updating this
register.
7:3
—
—
reserved
2
R/Write 1 to
Clear
D1S
Application Subsystem D1 State Status
0 = The application subsystem has not been placed in D1 state since
D1S was cleared by a reset or by software.
1 = The application subsystem was placed in D1 state.
1
R/Write 1 to
Clear
D2S
Application Subsystem D2 State Status
0 = The application subsystem has not been placed in D2 state since
D2S was cleared by a reset or by software.
1 = The application subsystem was placed in D2 state.
0
R/Write 1 to
Clear
D3S
Application Subsystem D3 State Status
0 = The application subsystem has not been placed in D3 state since
D3S was cleared by a reset or by software.
1 = The application subsystem was placed in D3 state.
Table 9-3. ASCR Bit Definitions (Sheet 2 of 2)
Physical Address
40F4_0000
ASCR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RDH
reserved
MTS
reserved
MTS_S
Reserved
D1
S
D2
S
D3
S
Reset
1
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
1
0
?
0
1
0
?
?
?
?
?
0
0
0
Bits
Access
Name
Description