69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 184
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
fault asserted is registered in the BIS bit. An interrupt is sent to the interrupt controller unit. To clear the BIS
bit, write a 1 to it.
Note:
Use PCMR[BIE] = 0 with caution since the MPMU enters the S3 state without letting the
application core or other on-chip peripherals complete their tasks gracefully.
8.4.6
System Power Enable (SYS_EN)
The SYS_EN signal is an active-high output that enables the high-voltage external power supplies. De-asserting
SYS_EN informs the power supply that the MPMU is going into S3 state, and that the high-voltage power
supplies (VCC_MVT, VCC_PLL, VCC_BG, VCC_OSC13M, VCC_MEM, VCC_DF, VCC_MSL, VCC_CI,
VCC_LCD, VCC_CARD1, VCC_CARD2, VCC_USB(PXA300 Processor), VCC_BIAS(PXA310 processor),
VCC_ULPI(PXA310 processor), VCC_IO1, and VCC_IO3.) can be removed.
Note:
The low-voltage power supplies (VCC_APPS and VCC_SRAM) are controlled via I
2
C
commands or PWR_EN, and if not disabled prior to SYS_EN being de-asserted, must be
disabled by the de-assertion of SYS_EN. All low-voltage power supplies must be removed
before removing any high-voltage power supply.
8.4.7
Power Enable (PWR_EN)
The PWR_EN signal is an active-high output that enables the low-voltage power supplies. De-asserting
PWR_EN informs the power supply that the MPMU is going into S2 or S3 state, and the low-voltage power
supplies (VCC_APPS and VCC_SRAM) can be removed.
Note:
The low-voltage power supplies (VCC_APPS and VCC_SRAM) can also be controlled via I
2
C
commands. All low-voltage power supplies must be removed before removing any high-voltage
power supply.
8.4.8
Power Management Unit I
2
C Clock (PWR_SCL)
The PWR_SCL signal is the power management unit I
2
C clock pin. The pad used for PWR_SCL contains an
internal resistive pull-up that is enabled during power-on, hardware, watchdog, and GPIO resets and is disabled
when the PUDH bit in
“Power Management Unit General Configuration Register (PCFR)”
is set.
8.4.9
Power Management Unit I
2
C Data (PWR_SDA)
The PWR_SDA signal is the power management unit I
2
C data pin. The pad used for PWR_SDA contains an
internal resistive pull-up that is enabled during power-on, hardware, watchdog, and GPIO resets and is disabled
when the PUDH bit in
“Power Management Unit General Configuration Register (PCFR)”
is set.
8.4.10
Power Management Unit Capacitor Pins (PWR_CAP<1:0>)
The PWR_CAP signals connect to an external capacitor that is used with on-chip DC-DC converter circuitry.
The PWR_CAP signals must be connected because the DC-DC converter is used at all times.