www.geehy.com Page 79
Field
Name
R/W
Description
19
HSERDYCLR
W
HSECLK Ready Interrupt Clear
Clear HSE ready interrupt flag bit HSERDYFLG.
0: No effect
1: Clear
20
PLL1RDYCLR
W
PLL1 Ready Interrupt Clear
Clear PLL1 ready interrupt flag bit PLL1RDYFLG.
0: No effect
1: Clear
21
PLL2RDYCLR
W
PLL2 Ready Interrupt Clear
Clear PLL2 ready interrupt flag bit PLL2RDYFLG.
0: No effect
1: Clear
22
Reserved
23
CSSCLR
W
Clock Security System Interrupt Clear
Clear the security system interrupt flag bit CSSFLG.
0: No effect
1: Clear
31:24
Reserved
AHB1 peripheral reset register (RCM_AHB1RST)
Offset address: 0x10
Reset value: 0x0000 0000
Access: Access in the form of word, half word and byte, without wait cycle.
Field
Name
R/W
Description
0
PARST
R/W
GPIOA Reset
0: No effect
1: Reset
1
PBRST
R/W
GPIOB Reset
0: No effect
1: Reset
2
PCRST
R/W
GPIOC Reset
0: No effect
1: Reset
3
PDRST
R/W
GPIOD Reset
0: No effect
1: Reset
4
PERST
R/W
GPIOE Reset
0: No effect
1: Reset
5
PFRST
R/W
GPIOF Reset
0: No effect
1: Reset