![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 608](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630608.webp)
www.geehy.com Page 607
Field
Name
R/W
Description
4
RXOVFEN R/W
Receive Overflow Interrupt Enable
When this bit is set to 1 through bit [15], the receive overflow interrupt
will be enabled. When this bit is reset, the overflow interrupt will be
disabled.
5
TXUNFEN R/W
Transmit Underflow Interrupt Enable
When this bit is set to 1 through bit [15], the transmit underflow interrupt
will be enabled. When this bit is reset, the underflow interrupt will be
disabled.
6
RXIEN
R/W
Receive Interrupt Enable
When this bit is set to 1 through bit [16], the receive interrupt will be
enabled. When this bit is reset, the receive interrupt will be disabled.
7
RXBUEN
R/W
Receive Buffer Unavailable Enable
When this bit is set to 1 through bit [15], the receive buffer unavailable
interrupt will be enabled. When this bit is reset, the receive buffer
unavailable interrupt will be disabled.
8
RXSEN
R/W
Receive Stopped Enable
When this bit is set to 1 through bit [15], the receive stop interrupt will
be enabled. When this bit is reset, the receive stop interrupt will be
disabled.
9
RXWTOEN R/W
Receive Watchdog Timeout Enable
When this bit is set to 1 through bit [15], the receive watchdog timeout
interrupt will be enabled. When this bit is reset, the receive watchdog
timeout interrupt will be disabled.
10
ETXIEN
R/W
Early Transmit Interrupt Enable
When this bit is set to 1 through bit [15], the early transmit interrupt will
be enabled. When this bit is reset, the early transmit interrupt will be
disabled.
12:11
Reserved
13
FBERREN R/W
Fatal Bus Error Enable
When this bit is set to 1 through bit [15], the fatal bus error interrupt will
be enabled. When this bit is reset, the fatal bus error interrupt will be
disabled.
14
ERXIEN
R/W
Early Receive Interrupt Enable
When this bit is set to 1 through bit [16], the early receive interrupt will
be enabled. When this bit is reset, the early receive interrupt will be
disabled.
15
AINTSEN
R/W
Abnormal Interrupt Summary Enable
When this bit is set, the abnormal interrupt summary will be enabled.
When this bit is reset, the abnormal interrupt summary will be disabled.
This bit can enable the following interrupts:
ETH_DMASTS[1]: Stop in transmission proces
ETH_DMASTS[3]: Transmit Jabber timeout
ETH_DMASTS[4]: Receive overflow
ETH_DMASTS[5]: Transmit underflow
ETH_DMASTS[7]: Receive buffer is unavailable
ETH_DMASTS[8]: Stop in receiving proces
ETH_DMASTS[9]: Receive watchdog timeout
ETH_DMASTS[10]: Early transmit interrupt