![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 462](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630462.webp)
www.geehy.com Page 461
Field
Name
R/W
Description
19
ONEP
R
OUT Endpoint Interrupt
This bit will be set to 1 when a pending interrupt occurs to one
OUT endpoint
Determine the number of OUT endpoint to which an interrupt
occurs by reading OTG_FS_DAEPINT register, and determine the
causes of the interrupt by reading OTG_FS_DOEPINTx register.
To clear this bit, first clear the corresponding state bit of
OTG_FS_DOEPINTx register.
Note: It can be accessed only in device mode
20
IIINTX
RC_W1
Incomplete Isochronous IN Transfer Interrupt
This bit will be set to 1 when the transmission on at least one
synchronous IN endpoint in the current frame is not completed.
This interrupt is triggered at the same time with EOPF.
Note: It can be accessed only in device mode
21
IP_OUTTX
RC_W1
Incomplete Periodic Transfer Interrupt
When this bit is set to 1, the interrupts indicated by it are different
in different modes.
In the master mode, if the periodic transaction scheduled to be
completed in the current frame is still pending (i.e. incomplete),
the incomplete periodic transmission interrupt will be triggered.
In device mode, when the transmission on at least one
synchronous OUT endpoint in the current frame is not completed,
interrupt of incomplete OUT synchronous transmission will be
triggered, and this interrupt will be triggered at the same time with
EOPF.
23:22
Reserved
24
HPORT
R
Host Port Interrupt
This bit will be set to 1 when the state of full-speed OTG controller
port changes in master mode.
Note: It can be accessed only in master mode
25
HCHAN
R
Host Channels Interrupt
This bit will be set to 1 when a suspended interrupt is generated
on host channel.
Note: It can be accessed only in master mode
26
PTXFE
R
Periodic TXFIFO Empty Interrupt
This interrupt will be triggered when the periodic TXFIFO is empty
and there is space for writable entries in the request queue. Note:
It can be accessed only in master mode
27
Reserved
28
CINSTSCHG RC_W1
Connector ID Status Change Interrupt
This bit will be set to 1 when the state of connector ID line
changes.
Note: It can be accessed in both master and device mode
29
DEDIS
RC_W1
Device Disconnect Interrupt
This bit will be set to 1 when device disconnection is detected.
Note: It can be accessed only in master mode