![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 526](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630526.webp)
www.geehy.com Page 525
Field
Name
R/W
Description
31:12
Reserved
High-speed OTG device threshold control register
(OTG_HS1_DTHCTRL)
Offset address: 0x830
Reset value: 0x0000 0000
Field
Name
R/W
Description
0
NSINTHEN
R/W
Nonisochronous IN Endpoints Threshold Enable
0: Disable
1: Enable
1
SINTHEN
R/W
Isochronous IN Endpoint Threshold Enable
0: Disable
1: Enable
10:2
TXTHLTH
R/W
Transmit Threshold Length
This bit indicates the size of the transmission threshold, in double
words, with a minimum value of 8 double words.
15:11
Reserved
16
RXTHEN
R/W
Receive Threshold Enable
0: Disable
1: Enable
25:17
RXTHLTH
R/W
Receive Threshold Length
This bit indicates the size of the receiving threshold, in double
words, with a minimum value of 8 double words.
26
Reserved
27
APARKEN
R/W
Arbiter Parking Enable
0: Disable
1: Enable
31:28
Reserved
High-speed OTG device IN port FIFO empty interrupt mask
register (OTG_HS1_DIEIMASK)
Offset address: 0x834
Reset value: 0x0000 0000
Field
Name
R/W
Description
15:0
INEM
R/W
IN Endpoint Tx FIFO Empty Interrupt Mask
Bit X indicates masking the interrupt of TXFEM (in OTG_HS1_DIEPINTx
register) of IN endpoint X. Up to 16.
0: Mask
1: Interrupt
31:16
Reserved
High-speed OTG device single-endpoint interrupt register
(OTG_HS1_DEPINT)
Offset address: 0x838