![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 44](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630044.webp)
www.geehy.com Page 43
Field
Name
R/W
Description
3
MTYPECFG R/W
Memory Type Configure
0: PC card, CF card, CF+ card or PCMCIA
1: NAND flash memory
5:4
DBWIDCFG R/W
Databus Width Configure
16 bits must be used for PC Card.
00: 8 bits
01: 16 bits
Others reserved
6
ECCEN
R/W
ECC Computation Logic Enable
0: Disable and reset ECC
1: Enable
8:7
Reserved
12:9
C2RDCFG
R/W
CLE To RE Delay Configure
Configure the duration from "CLE becomes low level" to "RE becomes
low level".
0000: 1 HCLK cycle
0000: 2 HCLK cycles
……
1111: 16 HCLK cycles
16:13
A2RDCFG
R/W
ALE To RE Delay Configure
Configure the duration from "ALE becomes low level" to "RE becomes
low level"
0000: 1 HCLK cycle
0000: 2 HCLK cycles
……
1111: 16 HCLK cycles
19:17 ECCPSCFG R/W
ECC Page Size Configure
000: 256 bytes
001: 512 bytes
010: 1024 bytes
011: 2048 bytes
100: 4096 bytes
101: 8192 bytes
31:20
Reserved
FIFO state and interrupt register 2…4 (SMC_STSINT2…4
)
Offset address: 0x44 + 0x20 * (x-1), x=2…4
Reset value: 0x0000 0040
Field
Name
R/W
Description
0
IREFLG
R/W
Interrupt Rising Edge Generate Flag
This bit is set to 1 by hardware and cleared by software.
0: Not generate
1: Generate