![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 79](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630079.webp)
www.geehy.com Page 78
Field
Name
R/W
Description
6
Reserved
7
CSSFLG
R
Clock Security System Interrupt Flag
When the external high-speed oscillator clock fails, it is set to 1 by
hardware.
When CSSCLR is set to 1 by software, this bit will be cleared.
0: No security system interrupt caused by HSE clock failure
1: Clock security system interrupt is caused by HSE clock failure
8
LSIRDYEN
R/W
LSICLK Ready Interrupt Enable
Enable or disable internal 28kHz RC oscillator ready interrupt.
0: Disable
1: Enable
9
LSERDYEN
R/W
LSECLK Ready Interrupt Enable
Enable external 32kHz RC oscillator ready interrupt.
0: Disable
1: Enable
10
HSIRDYEN
R/W
HSICLK Ready Interrupt Enable
Enable the internal 8MHz RC oscillator ready interrupt.
0: Disable
1: Enable
11
HSERDYEN
R/W
HSCLKE Ready Interrupt Enable
Enable external 4-16MHz oscillator ready interrupt.
0: Disable
1: Enable
12
PLL1RDYEN
R/W
PLL1 Ready Interrupt Enable
Enable PLL1 ready interrupt.
0: Disable
1: Enable
13
PLL2RDYEN
R/W
PLL2 Ready Interrupt Enable
Enable PLL2 ready interrupt.
0: Disable
1: Enable
15:14
Reserved
16
LSIRDYCLR
W
LSICLK Ready Interrupt Clear
Clear LSI ready interrupt flag bit LSIRDYFLG.
0: No effect
1: Clear
17
LSERDYCLR
W
LSECLK Ready Interrupt Clear
Clear LSE ready interrupt flag bit LSERDYFLG.
0: No effect
1: Clear
18
HSIRDYCLR
W
HSICLK Ready Interrupt Clear
Clear HSI ready interrupt flag bit HSIRDYFLG.
0: No effect
1: Clear