![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 542](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630542.webp)
www.geehy.com Page 541
Support 10/100Mbp data transmission rate
Half-duplex operation
Support CSMA/CD protocol
Provide back pressure flow control
Full-duplex operation
Support IEEE 802.3x flow control
If the flow control input signal disappears, the zero-range pause frame
will be automatically transmitted
The received pause frame can be forwarded to the user application
program
Insertion of frame data (SFD) in transmit path, and header and frame
start data deleted in receive path
Automatically generate CRC and pad, which can be automtically cleared
when receiving frames
Programmable frame interval
Programmable frame length; it supports up to 16KB jumbo frame
Address filter mode
Four 48-bit DA address registers; each byte can be masked
Three 48-bit SA address registers; each byte can be masked
64-bit Hash filter, applicable to multicast and unicast addresses
Can transmit multi-cast address frames
Support mixed mode, and can transmit all frames, with network
monitoring not filtered
A state report will be attached when transmitting incoming data
packets
Independent transmitting, receiving and control interface
32-bit data transmitting interface and receiving interface
Conduct IEEE 802.1Q VLAN variable detection for received frames
MDIO main interface (optional), used for PHY device configuration and
management
Conduct forced network statistics through RMON/MIB counter
Detect LAN wake-
up frame and AMD Magic Packet™ frame
Support Ethernet frame timestamp, and each frame gives 64-bit
timestamp
2KB transmit FIFO of programmable threshold function and 2KB receive
FIFO of configurabe threshold function