![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 574](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630574.webp)
www.geehy.com Page 573
Register name
Description
Offset
address
MAC_HTL
Hash table low-bit register
0x0C
MAC_ADDR
MII address register
0x10
MAC_DATA
MII data regisster
0x14
MAC_FCTRL
Receive flow control register
0x18
MAC_VLANT
VLAN tag register
0x1C
MAC_REMWKUPFFL
Remote wake-up frame filter register
0x28
MAC_PMTCTRLSTS
PMT control and state register
0x2C
MAC_DBG
Debug register
0x34
MAC_ISTS
Interrupt state register
0x38
MAC_IMASK
Interrupt mask register
0x3C
MAC_ADDR0H
MAC address 0 high register
0x40
MAC_ADDR0L
MAC address 0 low register
0x44
MAC_ADDR1H
MAC address 1 high register
0x48
MAC_ADDR1L
MAC address 1 low register
0x4C
MAC_ADDR2H
MAC address 2 high register
0x50
MAC_ADDR2L
MAC address 2 low register
0x54
MAC_ADDR3H
MAC address 3 high register
0x58
MAC_ADDR3L
MAC address 3 low register
0x5C
MAC register functional description
Configuration register (MAC_CFG)
Offset address: 0x00
Reset value: 0x0000 8000
Field
Name
R/W
Description
1:0
Reserved
2
RXEN
R/W
Receiver Enable
The receiving state machine of MAC can receive frames from MII. After
this bit is set, the receiving state machine of MAC will be turned off after
the current frame is received, and will receive no frame from the MII.
3
TXEN
R/W
Transmitter Enable
The transmitting state machine of MAC can transmit on MII. After this bit
is set, the transmitting state machine of MAC will be turned off after the
current frame is transmitted, and will transmit no frame.