![Geehy SEMICONDUCTOR APM32F405 Series User Manual Download Page 335](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630335.webp)
www.geehy.com Page 334
Field
Name
R/W
Description
10
PCEN
R/W
Parity Control Enable
0: Disable
1: Enable
If this bit is set, a check bit will be inserted in the most significant bit
when transmitting data; when receiving data, check whether the
check bit of the received data is correct.
The check control will not take effect until the current transmission of
bytes is completed.
11
WUPMCFG
R/W
Wakeup Method Configure
0: Idle bus wakeup
1: Address tag wakeup
12
DBLCFG
R/W
Data Bits Length Configure
0: 1 start bit, 8 data bits, n stop bits
1: 1 start bit, 9 data bits, n stop bits
This bit cannot be modified during transmission of data.
13
UEN
R/W
USART Enable
0: USART frequency divider and output are disabled
1: USART module is enabled
14
Reserved
15
OSMCFG
R/W
Oversampling Mode Configure
0: 16-time oversampling
1: 8-time oversampling
This bit can be set only when USART is not enabled.
31:16
Reserved
Control register 2 (USART_CTRL2)
Offset address: 0x10
Reset value: 0x0000 0000
Field
Name
R/W
Description
3:0
ADDR[3:0]
R/W
USART Device Node Address Setup
This bit is valid only in the mute mode of multiprocessor
communication, and decides to enter the mute mode or wake up
according to whether the detected address tags are consistent.
4
Reserved
5
LBDLCFG
R/W
LIN Break Detection Length Configure
0: 10 bits
1: 11 bits
6
LBDIEN
R/W
LIN Break Detection Interrupt Enable
0: Disable
1: Generate an interrupt when LBDFLG bit is set
7
Reserved
8
LBCPOEN
R/W
Last Bit Clock Pulse Output Enable
0: Not output from CK
1: Output from CK