ADSP-BF537 Blackfin Processor Hardware Reference
5-79
Direct Memory Access
L
For a memory write DMA channel, the state of the
DMA_RUN
bit has
no meaning after the last
DMA_DONE
event has been signaled. It does
not indicate the status of the DMA FIFO.
For MDMA transfers where it is not desired to use an interrupt to
notify when the DMA operation has ended, software should poll
the
DMA_DONE
bit, and not the
DMA_RUN
bit, to determine when the
transaction has completed.
Figure 5-8. Interrupt Status Registers
0
0
15 14
13 12 11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
This bit is set to 1 automatically when
the DMAx_CONFIG register is written
0 - This DMA channel is disabled, or it
is enabled but paused (FLOW
mode 0)
1 - This DMA channel is enabled and
operating, either transferring data
or fetching a DMA descriptor
Interrupt Status Registers (DMAx_IRQ_STATUS/MDMA_yy_IRQ_STATUS)
DFETCH (DMA Descriptor
Fetch) - RO
DMA_RUN (DMA Channel
Running) - RO
DMA_DONE (DMA Comple-
tion Interrupt Status) - W1C
0 - No interrupt is being
asserted for this channel
1 - DMA work unit has
completed, and this DMA
channel’s interrupt is being
asserted
DMA_ERR (DMA Error Inter-
rupt Status) - W1C
0 - No DMA error has
occurred
1 - A DMA error has occurred,
and the global DMA Error
interrupt is being asserted.
After this error occurs,
the contents of the DMA
Current registers are
unspecified. Control/
Status and Parameter
registers are unchanged.
Reset = 0x0000
This bit is set to 1 automatically when
the DMAx_CONFIG register is written
with FLOW modes 4–7
0 - This DMA channel is disabled, or it
is enabled but stopped (FLOW
mode 0)
1 - This DMA channel is enabled and
presently fetching a DMA descriptor
For Memory-
mapped
addresses, see
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...